Assembler for MIMD-TRAP2/3 (c) V.Angelov, v3.3, Apr 2004 Please send any comments to: angelov@kip.uni-heidelberg.de 13:42:57 / 01 Aug 2005 Source code file: fitred.asm Memory initialisation file: Log file: cpu2.log Program memory size in words: 4096 Default constants, read from /cad/tools/bin/asm_mimd.inc 1 CPU2 = 2 TRAP3 = 3 CC_SIGNED = 0X14 4 CC_NSIGNED = 0X04 5 CC_ZERO = 0X11 6 CC_NZERO = 0X01 7 CC_OVERFL = 0X13 8 CC_NOVERFL = 0X03 9 CC_NEG = 0X12 10 CC_NNEG = 0X02 11 CC_CARRY = 0X10 12 CC_NCARRY = 0X00 13 CC_BUSY = 0X17 14 CC_NBUSY = 0X07 15 CC_DIVB = 0X15 16 CC_NDIVB = 0X05 17 CC_ERRDIV = 0X16 18 CC_NERRDIV = 0X06 19 CC_UNCOND = 0X0F 20 CC_EQ = 0X11 21 CC_NEQ = 0X01 22 CC_NEG = 0X12 23 CC_POS0 = 0X02 24 CC_LTS = 0X14 25 CC_GES = 0X04 26 CC_LTU = 0X10 27 CC_GEU = 0X00 28 CC_LES = 0X19 29 CC_GTS = 0X09 30 CC_LEU = 0X18 31 CC_GTU = 0X08 32 RR_BYTE = 3 33 RR_WORD = 1 34 RR_DWORD = 0 35 LRA1 = LRA 3, 36 LRA2 = LRA 1, 37 LRA4 = LRA 0, 38 LRA4+ = LRA+ 0, 39 XOR = EOR 40 NOT = COM 41 SHLT = SHL 42 ANDT = AND 43 R0 = PRF[0] 44 R1 = PRF[1] 45 R2 = PRF[2] 46 R3 = PRF[3] 47 R4 = PRF[4] 48 R5 = PRF[5] 49 R6 = PRF[6] 50 R7 = PRF[7] 51 R8 = PRF[8] 52 R9 = PRF[9] 53 R10 = PRF[10] 54 R11 = PRF[11] 55 R12 = PRF[12] 56 R13 = PRF[13] 57 R14 = PRF[14] 58 R15 = PRF[15] 59 G0 = GRF[0] 60 G1 = GRF[1] 61 G2 = GRF[2] 62 G3 = GRF[3] 63 G4 = GRF[4] 64 G5 = GRF[5] 65 G6 = GRF[6] 66 G7 = GRF[7] 67 G8 = GRF[8] 68 G9 = GRF[9] 69 G10 = GRF[10] 70 G11 = GRF[11] 71 G12 = GRF[12] 72 G13 = GRF[13] 73 G14 = GRF[14] 74 G15 = GRF[15] 75 F0 = FIT[0] 76 F1 = FIT[1] 77 F2 = FIT[2] 78 F3 = FIT[3] 79 F4 = FIT[4] 80 F5 = FIT[5] 81 F6 = FIT[6] 82 F7 = FIT[7] 83 F8 = FIT[8] 84 F9 = FIT[9] 85 F10 = FIT[10] 86 F11 = FIT[11] 87 F12 = FIT[12] 88 F13 = FIT[13] 89 F14 = FIT[14] 90 F15 = FIT[15] 91 C0 = CON[0] 92 C1 = CON[1] 93 C2 = CON[2] 94 C3 = CON[3] 95 C4 = CON[4] 96 C5 = CON[5] 97 C6 = CON[6] 98 C7 = CON[7] 99 C8 = CON[8] 100 C9 = CON[9] 101 C10 = CON[10] 102 C11 = CON[11] 103 C12 = CON[12] 104 C13 = CON[13] 105 C14 = CON[14] 106 C15 = CON[15] *** Include file 1: #def SML0=0x0A00; SSSS RRRR RR-- ---- -itt ttt 2: #def SML1=0x0A01; SSSS RRRR RR-- ---- -itt ttt 3: #def SML2=0x0A02; SSSS RRRR RR-- ---- -itt ttt 4: #def SMMODE=0x0A03; SSSS RRRR RR-- ---- pppp snm 5: #def SMCMD=0x0A04; ---- ---- ---- ---- cccc ccc 6: #def CPU0CLK=0x0A20; ---- ---- ---- ---- ---- --- 7: #def CPU0SS=0x0A21; ---- ---- ---- ---- ---- --- 8: #def CPU1CLK=0x0A22; ---- ---- ---- ---- ---- --- 9: #def CPU1SS=0x0A23; ---- ---- ---- ---- ---- --- 10: #def CPU2CLK=0x0A24; ---- ---- ---- ---- ---- --- 11: #def CPU2SS=0x0A25; ---- ---- ---- ---- ---- --- 12: #def CPU3CLK=0x0A26; ---- ---- ---- ---- ---- --- 13: #def CPU3SS=0x0A27; ---- ---- ---- ---- ---- --- 14: #def NICLK=0x0A28; ---- ---- ---- ---- ---- --- 15: #def NICLKSS=0x0A29; ---- ---- ---- ---- ---- --- 16: #def FILCLK=0x0A2A; ---- ---- ---- ---- ---- --- 17: #def FILCLKSS=0x0A2B; ---- ---- ---- ---- ---- --- 18: #def PRECLK=0x0A2C; ---- ---- ---- ---- ---- --- 19: #def PRECLKSS=0x0A2D; ---- ---- ---- ---- ---- --- 20: #def ADCEN=0x0A2E; ---- ---- ---- ---- ---- --- 21: #def ADCENSS=0x0A2F; ---- ---- ---- ---- ---- --- 22: #def NIODE=0x0A30; ---- ---- ---- ---- ---- --- 23: #def NIODESS=0x0A31; ---- ---- ---- ---- ---- --- 24: #def NIOCE=0x0A32; ---- ---- ---- ---- ---- --- 25: #def NIOCESS=0x0A33; ---- ---- ---- ---- ---- --- 26: #def NIIDE=0x0A34; ---- ---- ---- ---- ---- --- 27: #def NIIDESS=0x0A35; ---- ---- ---- ---- ---- --- 28: #def NIICE=0x0A36; ---- ---- ---- ---- ---- --- 29: #def NIICESS=0x0A37; ---- ---- ---- ---- ---- --- 30: #def PASADEL=0x3158; ---- ---- ---- ---- ---- --- 31: #def PASAPHA=0x3159; ---- ---- ---- ---- ---- --- 32: #def PASAPRA=0x315A; ---- ---- ---- ---- ---- --- 33: #def PASADAC=0x315B; ---- ---- ---- ---- ---- --- 34: #def PASACHM=0x315C; ---- ---- ---- -aaa aaaa aaa 35: #def PASASTL=0x315D; ---- ---- ---- ---- ---- --- 36: #def PASAPR1=0x315E; ---- ---- ---- ---- ---- --- 37: #def PASAPR0=0x315F; ---- ---- ---- ---- ---- --- 38: #def ADCMSK=0x3050; ---- ---- ---a aaaa aaaa aaa 39: #def ADCINB=0x3051; ---- ---- ---- ---- ---- --- 40: #def ADCDAC=0x3052; ---- ---- ---- ---- ---- --- 41: #def ADCPAR=0x3053; ---- ---- ---- --ii iiss ssb 42: #def ADCTST=0x3054; ---- ---- ---- ---- ---- --- 43: #def SADCAZ=0x3055; ---- ---- ---- ---- ---- --- 44: #def SADCTRG=0x3161; ---- ---- ---- ---- ---- --- 45: #def SADCRUN=0x3162; ---- ---- ---- ---- ---- --- 46: #def SADCPWR=0x3163; ---- ---- ---- ---- ---- --- 47: #def SADCSTA=0x3164; ---- ---- ---- ---- ---- --- 48: #def L0TSIM=0x3165; ---- ---- ---- ---- --aa aaa 49: #def SADCEC=0x3166; ---- ---- ---- ---- ---- --- 50: #def SADCC0=0x3168; ---- ---- ---- ---- ---- --A 51: #def SADCC1=0x3169; ---- ---- ---- ---- ---- --A 52: #def SADCC2=0x316A; ---- ---- ---- ---- ---- --A 53: #def SADCC3=0x316B; ---- ---- ---- ---- ---- --A 54: #def SADCC4=0x316C; ---- ---- ---- ---- ---- --A 55: #def SADCC5=0x316D; ---- ---- ---- ---- ---- --A 56: #def SADCC6=0x316E; ---- ---- ---- ---- ---- --A 57: #def SADCC7=0x316F; ---- ---- ---- ---- ---- --A 58: #def SADCMC=0x3170; ---- ---- ---- ---- ---- --- 59: #def SADCOC=0x3171; ---- ---- ---- ---- ---- --- 60: #def SADCGTB=0x3172; hhhh gggg ffff eeee dddd ccc 61: #def SADCTC=0x3173; ---- ---- ---- ---- ---- --- 62: #def ADCCPU=0x0100; ---- ---- ---- ---- ---- -ea 63: #def SEBDEN=0x3178; ---- ---- ---- ---- ---- --- 64: #def SEBDOU=0x3179; ---- ---- ---- ---- ---- --- 65: #def SEBDIN=0x317A; ---- ---- ---- ---- ---- --- 66: #def CHIPID=0x3160; ---- ---- ---- --AA AAAA AAA 67: #def TPPT0=0x3000; ---- ---- ---- ---- ---- --- 68: #def TPPAE=0x3004; ---- ---- ---- ---- ---- --- 69: #def TPPGR=0x3003; ---- ---- ---- ---- ---- --- 70: #def FLBY=0x3018; ---- ---- ---- ---- ---- --- 71: #def FLL=0x3100; ---- ---- ---- ---- ---- --- 72: #def FPBY=0x3019; ---- ---- ---- ---- ---- --- 73: #def FPTC=0x3020; ---- ---- ---- ---- ---- --- 74: #def FPNP=0x3021; ---- ---- ---- ---- ---- --- 75: #def FPCL=0x3022; ---- ---- ---- ---- ---- --- 76: #def FPA=0x3060; --dd dddd dddd dddd dddd ddd 77: #def FGBY=0x301A; ---- ---- ---- ---- ---- --- 78: #def FGFn=0x3080; ---- ---- ---- ---- ---- --- 79: #def FGAn=0x30A0; ---- ---- ---- ---- ---- --- 80: #def FGTA=0x3028; ---- ---- ---- ---- ---- ddd 81: #def FGTB=0x3029; ---- ---- ---- ---- ---- ddd 82: #def FGCL=0x302A; ---- ---- ---- ---- ---- --- 83: #def FGCAn=0x30C0; ---- --dd dddd dddd dddd ddd 84: #def FGCBn=0x30C0; ---- --dd dddd dddd dddd ddd 85: #def FTBY=0x301B; ---- ---- ---- ---- ---- --- 86: #def FTAL=0x3030; ---- ---- ---- ---- ---- --d 87: #def FTLL=0x3031; ---- ---- ---- ---- ---- --d 88: #def FTLS=0x3032; ---- ---- ---- ---- ---- --d 89: #def FCBY=0x301C; ---- ---- ---- ---- ---- --- 90: #def FCWn=0x3038; ---- ---- ---- ---- ---- --- 91: #def TPFS=0x3001; ---- ---- ---- ---- ---- --- 92: #def TPFE=0x3002; ---- ---- ---- ---- ---- --- 93: #def TPQS0=0x3005; ---- ---- ---- ---- ---- --- 94: #def TPQE0=0x3006; ---- ---- ---- ---- ---- --- 95: #def TPQS1=0x3007; ---- ---- ---- ---- ---- --- 96: #def TPQE1=0x3008; ---- ---- ---- ---- ---- --- 97: #def TPHT=0x3041; ---- ---- ---- ---- --dd ddd 98: #def TPVBY=0x3043; ---- ---- ---- ---- ---- --- 99: #def TPVT=0x3042; ---- ---- ---- ---- ---- --- 100: #def TPFP=0x3040; ---- ---- ---- ---- ---- --- 101: #def TPL=0x3180; ---- ---- ---- ---- ---- --- 102: #def TPCL=0x3045; ---- ---- ---- ---- ---- --- 103: #def TPCT=0x3044; ---- ---- ---- ---- ---- --- 104: #def TPD=0x3047; ---- ---- ---- ---- ---- --- 105: #def TPH=0x3140; ---- ---- ---- ---- ---- --- 106: #def TPCBY=0x3046; ---- ---- ---- ---- ---- --- 107: #def TPCI0=0x3048; ---- ---- ---- ---- ---- --- 108: #def TPCI1=0x3049; ---- ---- ---- ---- ---- --- 109: #def TPCI2=0x304A; ---- ---- ---- ---- ---- --- 110: #def TPCI3=0x304B; ---- ---- ---- ---- ---- --- 111: #def EBD=0x3009; ---- ---- ---- ---- ---- --- 112: #def EBSF=0x300C; ---- ---- ---- ---- ---- --- 113: #def EBAQA=0x300A; ---- ---- ---- ---- ---- --- 114: #def EBSIM=0x300D; ---- ---- ---- ---- ---- --- 115: #def EBSIA=0x300B; ---- ---- ---- ---- ---- --- 116: #def EBR=0x0800; ---- ---- ---- ---- ---- -pd 117: #def EBR0=0x0800; ---- ---- ---- ---- ---- -pd 118: #def EBR1=0x0840; ---- ---- ---- ---- ---- -pd 119: #def EBR2=0x0880; ---- ---- ---- ---- ---- -pd 120: #def EBR3=0x08C0; ---- ---- ---- ---- ---- -pd 121: #def EBR4=0x0900; ---- ---- ---- ---- ---- -pd 122: #def EBR5=0x0940; ---- ---- ---- ---- ---- -pd 123: #def EBW=0x2000; ---- ---- ---- ---- ---- --d 124: #def EBPP=0x300E; ---- ---- ---- ---- ---- --- 125: #def EBPC=0x300F; ---- ---- ---- ---- ---- --- 126: #def EBP0=0x3010; ---- ---- ---- ---- ---- --- 127: #def EBP1=0x3011; ---- ---- ---- ---- ---- --- 128: #def EBP2=0x3012; ---- ---- ---- ---- ---- --- 129: #def EBP3=0x3013; ---- ---- ---- ---- ---- --- 130: #def EBIS=0x3014; ---- ---- ---- ---- ---- --d 131: #def EBIT=0x3015; ---- ---- ---- ---- ---- ddd 132: #def EBIL=0x3016; ---- ---- ---- ---- ---- --- 133: #def EBIN=0x3017; ---- ---- ---- ---- ---- --- 134: #def EBI=0x0980; dddd dddd dddd dddd dddd ddd 135: #def EBI0=0x0980; dddd dddd dddd dddd dddd dd 136: #def EBI1=0x0981; dddd dddd dddd dddd dddd dd 137: #def EBI2=0x0982; dddd dddd dddd dddd dddd dd 138: #def EBI3=0x0983; dddd dddd dddd dddd dddd dd 139: #def EBI4=0x0984; dddd dddd dddd dddd dddd dd 140: #def EBI5=0x0985; dddd dddd dddd dddd dddd dd 141: #def EBI6=0x0986; dddd dddd dddd dddd dddd dd 142: #def EBI7=0x0987; dddd dddd dddd dddd dddd dd 143: #def EBI8=0x0988; dddd dddd dddd dddd dddd dd 144: #def EBI9=0x0989; dddd dddd dddd dddd dddd dd 145: #def EBIA=0x098A; dddd dddd dddd dddd dddd dd 146: #def EBIB=0x098B; dddd dddd dddd dddd dddd dd 147: #def ARBTIM=0x0A3F; ---- ---- ---- ---- ---- --- 148: #def MEMRW=0xD000; ---- ---- ---- ---- ---- --- 149: #def MEMCOR=0xD001; ---- ---- ---- ---- ---- --- 150: #def DMDELA=0xD002; ---- ---- ---- ---- ---- --- 151: #def DMDELS=0xD003; ---- ---- ---- ---- ---- --- 152: #def HCNTI0=0xD010; O0CC CCCC CCCC PPPP PPPP PPN 153: #def HCNTI1=0xD011; O0CC CCCC CCCC PPPP PPPP PPN 154: #def HCNTI2=0xD012; O0CC CCCC CCCC PPPP PPPP PPN 155: #def HCNTI3=0xD013; O0CC CCCC CCCC PPPP PPPP PPN 156: #def HCNTD0=0xD014; O0CC CCCC CCCC PPPP PPPP PPN 157: #def HCNTD1=0xD015; O0CC CCCC CCCC PPPP PPPP PPN 158: #def HCNTD2=0xD016; O0CC CCCC CCCC PPPP PPPP PPN 159: #def HCNTD3=0xD017; O0CC CCCC CCCC PPPP PPPP PPN 160: #def IA0=0x0B00; ---- ---- ---- ---- ---- aaa 161: #def IA1=0x0B20; ---- ---- ---- ---- ---- aaa 162: #def IA2=0x0B40; ---- ---- ---- ---- ---- aaa 163: #def IA3=0x0B60; ---- ---- ---- ---- ---- aaa 164: #def IRQSW0=0x0B0D; ---- ---- ---- ---- ---m mmm 165: #def IRQSW1=0x0B2D; ---- ---- ---- ---- ---m mmm 166: #def IRQSW2=0x0B4D; ---- ---- ---- ---- ---m mmm 167: #def IRQSW3=0x0B6D; ---- ---- ---- ---- ---m mmm 168: #def IRQHW0=0x0B0E; ---- ---- ---- ---- ---m mmm 169: #def IRQHW1=0x0B2E; ---- ---- ---- ---- ---m mmm 170: #def IRQHW2=0x0B4E; ---- ---- ---- ---- ---m mmm 171: #def IRQHW3=0x0B6E; ---- ---- ---- ---- ---m mmm 172: #def IRQHL0=0x0B0F; ---- ---- ---- ---- ---m mmm 173: #def IRQHL1=0x0B2F; ---- ---- ---- ---- ---m mmm 174: #def IRQHL2=0x0B4F; ---- ---- ---- ---- ---m mmm 175: #def IRQHL3=0x0B6F; ---- ---- ---- ---- ---m mmm 176: #def NMOD=0x0D40; ---- ---- ---- ---- ---- --- 177: #def NTRO=0x0D43; ---- ---- ---- --ii iddd ccc 178: #def NES=0x0D45; rrrr rrrr rrrr rrrr tttt ttt 179: #def NCUT=0x0D4C; dddd dddd cccc cccc bbbb bbb 180: #def NRRO=0x0D44; ---- ---- ---- --ii iddd ccc 181: #def NTP=0x0D46; pppp pppp pppp pppp pppp ppp 182: #def NP0=0x0D48; ---- ---- ---- ---- ---- -pp 183: #def NP1=0x0D49; ---- ---- ---- ---- ---- -pp 184: #def NP2=0x0D4A; ---- ---- ---- ---- ---- -pp 185: #def NP3=0x0D4B; ---- ---- ---- ---- ---- -pp 186: #def NLP=0x00C1; ---- ---- HHHH HHHH LLLL LLL 187: #def NED=0x0D42; ---- ---- ---- ---- orpp ppf 188: #def NDLY=0x0D41; --jj jiii hhhg ggff feee ddd 189: #def NBND=0x0D47; ---- ---- ---- ---- hhhh hhh 190: #def NLF=0x00C0; ---- ---- ---- ---- ---- -DS 191: #def NLE=0x00C2; ---- ---- ---- ---- ---- --- 192: #def NFE=0x0DC1; ---- ---- ---- ---- ---- --- 193: #def NCTRL=0x0DC0; ---- ---- ---- ---- ---- --- 194: #def NFSM=0x0DC2; ---- ---- ---- ---- ---- --- 195: #def NITM0=0x0A08; ---- ---- ---- ---- --tt ttt 196: #def NITM1=0x0A09; ---- ---- ---- ---- --tt ttt 197: #def NITM2=0x0A0A; ---- ---- ---- ---- --tt ttt 198: #def NIP4D=0x0A0B; ---- ---- ---- ---- --tt ttt 199: #def SMOFFON=0x0A05; ---- ---- dddd dddd dddd ddd 200: #def SMON=0x0A06; ---- ---- ---- ---- ---- ddd 201: #def SMOFF=0x0A07; ---- ---- ---- ---- ---- ddd 202: #def NODP=0x0000; dddd dddd dddd dddd dddd ddd 203: #def CMD_LP=0x0012; ---- ---- ---- ---- ---- 204: #def CMD_ACQ=0x0112; ---- ---- ---- ---- ---- 205: #def CMD_CHK_TST=0x0212; ---- ---- ---- ---- ---- 206: #def CMD_EXT_CLR=0x0312; ---- ---- ---- ---- ---- 207: #def CMD_CLEAR=0x0412; ---- ---- ---- ---- ---- 208: #def CMD_PRETRIGG=0x0512; ---- ---- ---- ---- ---- 209: #def CMD_SELFTP=0x0612; ---- ---- ---- ---- ---- 210: #def CMD_CPU_DONE=0x0712; ---- ---- ---- ---- ---- *** End of include file /cad/tools/bin/conf_va.inc 2: 3: ; ------------------------------------------------ 4: ; -- 5: ; -- Test program for the readout board 6: ; -- For the ALICE TR-Detector at LHC 7: ; -- Kirchhoff Institut für Physik 8: ; -- Univesity of Heidelberg 9: ; -- Germany 10: ; -- 11: ; -- 03.09.2004 VA 12: ; ------------------------------------------------ 13: ; 14: 15: ; number of words to send 16: #def nsamples =c12 17: ; the configuration reg of the psr_counter 18: #def psr_mode =c14 19: 20: ; start value for the data generation 21: #def psrg_ini =c8; 22: 23: #def endsig_rr= c15 ; end signature for raw dat 24: 25: #ifdef cpu0 26: #def clk_onoff = CPU0SS; 27: #def psr_ini_gio = 0x0C00; 28: #endif 29: #ifdef cpu1 30: #def clk_onoff = CPU1SS; 31: #def psr_ini_gio = 0x0C08; 32: #endif 33: #ifdef cpu2 34: #def clk_onoff = CPU2SS; 35: #def psr_ini_gio = 0x0C10; 36: #endif 37: #ifdef cpu3 38: #def clk_onoff = CPU3SS; 39: #def psr_ini_gio = 0x0C18; 40: #endif 41: 42: ORG 0x0; 43: jmpr cc_uncond, 0 0000 : 0000_0100_0000_0000_0000_1111 44: nop 0001 : 0000_0000_0000_0000_0000_0000 45: 46: ; IRQ clr 47: ;ORG 0x100; 48: clr: nop 0002 : 0000_0000_0000_0000_0000_0000 49: #ifdef cpu0 50: mov cmd_ext_clr, r0 51: ; sgio r0, SMCMD ; clear ready 52: #endif 53: #ifdef cpu2 54: mov b1111_0101_0000, r1 0003 : 1100_0111_1110_1010_0000_0001 55: jmpr cc_busy, 0 0004 : 0000_0100_0000_0000_1001_0111 56: sgio r1, SMOFF ; switch off all NI LV 0005 : 0010_1000_0001_1010_0000_0111 57: #endif 58: jmpr cc_uncond, 0 0006 : 0000_0100_0000_0000_1100_1111 59: nop 0007 : 0000_0000_0000_0000_0000_0000 60: 61: ;ORG 0x200; 62: acq: nop 0008 : 0000_0000_0000_0000_0000_0000 63: shl 8, c5, r8 0009 : 1011_0010_1000_0110_1010_1000 64: add r8, c13, r8 000A : 1000_0010_1000_0111_1010_1000 65: 66: ; -- some delay 67: mov 32, r0 000B : 1100_0110_0000_0100_0000_0000 68: delay: sub r0, c1, r0 000C : 1000_1010_0000_0110_0010_0000 69: jmp cc_nzero, delay 000D : 0000_0100_0000_0000_0000_0001 70: 71: mov 0x00, r0 000E : 1100_0110_0000_0000_0000_0000 72: or r0, r8, r0 000F : 1010_1010_0000_0001_0000_0000 73: ; start address in GIO of the DBANK 74: iext 0xF000 0010 : 0101_0000_0000_0000_0000_1111 75: mov 0xF000, r14 0011 : 1100_0110_0000_0000_0000_1110 76: add r14, c5, r14 0012 : 1000_0010_1110_0110_1010_1110 77: ; start address in DMEM 78: shl 2, c5, r15 0013 : 1011_0010_0010_0110_1010_1111 79: 80: send: spio r0 NODP ; then send to 0014 : 0010_0000_0000_0000_0000_0000 81: sgio+ r0 ; store to DBAN 0015 : 0011_1100_0000_0000_0000_0000 82: sra+ r0 ; store to DMEM 0016 : 0011_1000_0000_0000_0000_0000 83: 84: jmpr cc_uncond 0 0017 : 0000_0100_0000_0010_1110_1111 85: nop 0018 : 0000_0000_0000_0000_0000_0000 86: 87: ;ORG 0x400 88: raw: nop 0019 : 0000_0000_0000_0000_0000_0000 89: ; IRQ raw data read 90: #ifdef cpu0 91: mov cmd_CPU_done r0 92: sgio r0 SMCMD; 93: #endif 94: ; start address in GIO of DBANK 95: mov nsamples, r1 001A : 1100_0010_0000_0111_1000_0001 96: mul32 r1, c5, r1 001B : 1001_0000_0001_0110_1010_1001 97: iext 0xF004 001C : 0101_0000_0000_0000_0000_1111 98: mov 0xF004, r14 001D : 1100_0110_0000_0000_1000_1110 99: add r14, r1, r14 001E : 1000_0010_1110_0000_0010_1110 100: 101: iext 0xFFFF; 001F : 0101_0000_0000_0000_0000_1111 102: mov 0xFFFF, r3; mask 0020 : 1100_0111_1111_1111_1110_0011 103: ; start address in DMEM 104: mov 16, r15 0021 : 1100_0110_0000_0010_0000_1111 105: shl 2, r1, r1 0022 : 1011_0010_0010_0000_0010_0001 106: add r1, r15, r15 0023 : 1000_0010_0001_0001_1110_1111 107: 108: mov 0, r4; number of words 0024 : 1100_0110_0000_0000_0000_0100 109: mov nsamples, r9 0025 : 1100_0010_0000_0111_1000_1001 110: ; configure the psr_counter 111: mov psr_mode, r1 0026 : 1100_0010_0000_0111_1100_0001 112: spio r1, 0x201; 0027 : 0010_0000_0001_0010_0000_0001 113: mov psrg_ini, r1 0028 : 1100_0010_0000_0111_0000_0001 114: andt r1, r3 0029 : 1010_0100_0001_0000_0110_0000 115: jmp cc_zero, smp_test 002A : 0000_0100_0000_0000_0001_0001 116: spio r1, 0x200; initial data 002B : 0010_0000_0001_0010_0000_0000 117: nop 002C : 0000_0000_0000_0000_0000_0000 118: 119: wfull: lpio 0x202, r1; read from PSRG 002D : 1110_0110_0100_0000_0100_0001 120: shl 8, r1, r1; shift to 16..31 002E : 1011_0010_1000_0000_0010_0001 121: shl 8, r1, r1 002F : 1011_0010_1000_0000_0010_0001 122: lpio 0x202, r2; read from PSRG 0030 : 1110_0110_0100_0000_0100_0010 123: and r2, r3, r2; take only bits 0.. 0031 : 1010_0110_0010_0000_0110_0010 124: or r2, r1, r2; merge with bits 16 0032 : 1010_1010_0010_0000_0010_0010 125: spio r2, NODP; store to NI 0033 : 0010_0000_0010_0000_0000_0000 126: sgio+ r2; store to DBANK 0034 : 0011_1100_0010_0000_0000_0000 127: ; sra+ r2; store to DMEM 128: add r4, c1, r4; inc the number of 0035 : 1000_0010_0100_0110_0010_0100 129: 130: ; !!! In some TRAPs we have timing problems with t 131: ; Therefore here is double 132: 133: cmp r4, nsamples; check if ready 0036 : 1000_1000_0100_0111_1000_0000 134: cmp r4, r9 ; check if ready 0037 : 1000_1000_0100_0001_0010_0000 135: 136: jmp cc_ltu, wfull 0038 : 0000_0100_0000_0000_0001_0000 137: ; store the next word as start for the nex 138: lpio 0x202, r2 0039 : 1110_0110_0100_0000_0100_0010 139: jmpr cc_busy, 0 003A : 0000_0100_0000_0111_0101_0111 140: sgio r2, psr_ini_gio 003B : 0010_1000_0010_1100_0001_0000 141: 142: jmp cc_uncond, sendem 003C : 0000_0100_0000_0000_0000_1111 143: 144: smp_test: 145: shl -1, r9, r8; the half of the da 003D : 1011_0011_1111_0001_0010_1000 146: shl -8 r1, r1 003E : 1011_0011_1000_0000_0010_0001 147: shl -8 r1, r2 003F : 1011_0011_1000_0000_0010_0010 148: swp r2, r1 0040 : 0111_1010_0000_0000_0100_0001 149: or r2, r1, r1 0041 : 1010_1010_0010_0000_0010_0001 150: wfulls: spio r1, NODP; store to NI 0042 : 0010_0000_0001_0000_0000_0000 151: sgio+ r1; store to DBANK 0043 : 0011_1100_0001_0000_0000_0000 152: sra+ r1; store to DMEM 0044 : 0011_1000_0001_0000_0000_0000 153: add r4, c1, r4; inc the number of 0045 : 1000_0010_0100_0110_0010_0100 154: cmp r4, r8 0046 : 1000_1000_0100_0001_0000_0000 155: jmpr cc_nzero, +2 0047 : 0000_0100_0000_1001_0010_0001 156: not r1, r1 0048 : 1011_1110_0000_0000_0010_0001 157: cmp r4, r9 0049 : 1000_1000_0100_0001_0010_0000 158: jmp cc_ltu, wfulls 004A : 0000_0100_0000_0000_0001_0000 159: 160: ; send end mark 161: sendem: mov endsig_rr, r0 004B : 1100_0010_0000_0111_1110_0000 162: spio r0, NODP 004C : 0010_0000_0000_0000_0000_0000 163: #ifdef cpu3 ; only cpu3 to get the end mark 164: jmpr cc_busy, 0 165: ; sgio+ r0; store to DBANK 166: sra+ r0; store to DMEM 167: #endif 168: jmpr cc_busy, 0 004D : 0000_0100_0000_1001_1011_0111 169: 170: ; switch power off 171: coff: mov 0, r0 004E : 1100_0110_0000_0000_0000_0000 172: sgio r0 clk_onoff ; each cpu stops its 004F : 0010_1000_0000_1010_0010_0101 173: jmpr cc_uncond 0 0050 : 0000_0100_0000_1010_0000_1111 174: nop 0051 : 0000_0000_0000_0000_0000_0000 Source file read, 0 error(s), 0 warning(s).