-------------------------------------------------------------------------------- -- This file is owned and controlled by Xilinx and must be used -- -- solely for design, simulation, implementation and creation of -- -- design files limited to Xilinx devices or technologies. Use -- -- with non-Xilinx devices or technologies is expressly prohibited -- -- and immediately terminates your license. -- -- -- -- XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" -- -- SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR -- -- XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION -- -- AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION -- -- OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS -- -- IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT, -- -- AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE -- -- FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY -- -- WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE -- -- IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR -- -- REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF -- -- INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS -- -- FOR A PARTICULAR PURPOSE. -- -- -- -- Xilinx products are not intended for use in life support -- -- appliances, devices, or systems. Use in such applications are -- -- expressly prohibited. -- -- -- -- (c) Copyright 1995-2007 Xilinx, Inc. -- -- All rights reserved. -- -------------------------------------------------------------------------------- -- You must compile the wrapper file Mux32_bit.vhd when simulating -- the core, Mux32_bit. When compiling the wrapper file, be sure to -- reference the XilinxCoreLib VHDL simulation library. For detailed -- instructions, please refer to the "CORE Generator Help". -- The synthesis directives "translate_off/translate_on" specified -- below are supported by Xilinx, Mentor Graphics and Synplicity -- synthesis tools. Ensure they are correct for your synthesis tool(s). LIBRARY ieee; USE ieee.std_logic_1164.ALL; -- synthesis translate_off Library XilinxCoreLib; -- synthesis translate_on ENTITY Mux32_bit IS port ( M: IN std_logic_VECTOR(31 downto 0); S: IN std_logic_VECTOR(4 downto 0); O: OUT std_logic); END Mux32_bit; ARCHITECTURE Mux32_bit_a OF Mux32_bit IS -- synthesis translate_off component wrapped_Mux32_bit port ( M: IN std_logic_VECTOR(31 downto 0); S: IN std_logic_VECTOR(4 downto 0); O: OUT std_logic); end component; -- Configuration specification for all : wrapped_Mux32_bit use entity XilinxCoreLib.C_MUX_BIT_V7_0(behavioral) generic map( c_has_aset => 0, c_sync_priority => 1, c_has_sclr => 0, c_height => 0, c_enable_rlocs => 1, c_sel_width => 5, c_latency => 0, c_ainit_val => "0", c_has_ce => 0, c_pipe_stages => 0, c_has_aclr => 0, c_sync_enable => 0, c_has_ainit => 0, c_sinit_val => "0", c_has_sset => 0, c_has_sinit => 0, c_has_q => 0, c_has_o => 1, c_inputs => 32); -- synthesis translate_on BEGIN -- synthesis translate_off U0 : wrapped_Mux32_bit port map ( M => M, S => S, O => O); -- synthesis translate_on END Mux32_bit_a;