Timing Report // Project = oase // Family = lc4k // Device = LC4256V // Speed = -3 // Voltage = 3.3 // Operating Condition = COM // Data sheet version = 3.2 // Pass Bidirection = OFF // Pass S/R = OFF // Pass Latch = OFF // Pass Clock = OFF // Maximum Paths = 20 // T_SU Endpoints D/T inputs = ON // T_SU Endpoints CE inputs = OFF // T_SU Endpoints S/R inputs = OFF // T_SU Endpoints RAM gated = ON // Fmax of CE = ON // Fmax of RAM = ON // Location(From => To) // Pin number: numeric number preceded by "p", BGA number as is // Macrocell number: Segment#,GLB#,Macrocell# // Segment#: starts from 0 (if applicable) // GLB#: starts from A..Z, AA..ZZ // Macrocell#: starts from 0 to 31 Summary for Timing Constraints: -- fMAX_0 = 7.95 ns ( 8.00) : passed with slack = 0.05 (125.79 MHz) -- fMAX_1 = 4.90 ns ( 8.33) : passed with slack = 3.43 (204.08 MHz) -- fMAX_2 = 6.95 ns (1000.00) : passed with slack = 993.05 (143.88 MHz) Total constraints: 3, passed: 3, not passed: 0 fMAX_0 = 8.00 , "clk ", "clk "; Slack Req. Delay Level Location(From => To) Source Destination Destination_Clock ===== ==== ===== ===== ==================== ====== =========== ================= 0.05 8.00 7.95 3 E7 => O8 ni_nires__reg_data_out_2_.C TXD_0_.D clk 0.05 8.00 7.95 3 E5 => M13 ni_nires__reg_data_out_12_.C TXD_8_.D clk 0.15 8.00 7.85 3 N12 => E10 TXD_4_.C ni_reg_ce_prty_bit_pos.D clk 0.85 8.00 7.15 2 K11 => O8 TX_EN.C TXD_0_.CE clk 0.85 8.00 7.15 2 K11 => O10 TX_EN.C TXD_1_.CE clk 0.85 8.00 7.15 2 K11 => O1 TX_EN.C TXD_2_.CE clk 0.85 8.00 7.15 2 K11 => N0 TX_EN.C TXD_3_.CE clk 0.85 8.00 7.15 2 K11 => N12 TX_EN.C TXD_4_.CE clk 0.85 8.00 7.15 2 K11 => N10 TX_EN.C TXD_5_.CE clk 0.85 8.00 7.15 2 K11 => N5 TX_EN.C TXD_6_.CE clk 0.85 8.00 7.15 2 K11 => M12 TX_EN.C TXD_7_.CE clk 0.85 8.00 7.15 2 K11 => M13 TX_EN.C TXD_8_.CE clk 0.85 8.00 7.15 2 K11 => M4 TX_EN.C TXD_9_.CE clk 0.85 8.00 7.15 2 K11 => L4 TX_EN.C TXD_10_.CE clk 0.85 8.00 7.15 2 K11 => L12 TX_EN.C TXD_11_.CE clk 0.85 8.00 7.15 2 K11 => L0 TX_EN.C TXD_12_.CE clk 0.85 8.00 7.15 2 K11 => L14 TX_EN.C TXD_13_.CE clk 0.85 8.00 7.15 2 K11 => K7 TX_EN.C TXD_14_.CE clk 0.85 8.00 7.15 2 K11 => K10 TX_EN.C TXD_15_.CE clk 1.00 8.00 7.00 2 G8 => G9 ni_nires__reg_old_cnt_1_.C ni_nires__reg_old_cnt_0_.CE clk fMAX_1 = 8.33 , "NI_STR ", "NI_STR "; Slack Req. Delay Level Location(From => To) Source Destination Destination_Clock ===== ==== ===== ===== ==================== ====== =========== ================= 3.43 8.33 4.90 1 G10 => I7 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_0_.CE NI_STR 3.43 8.33 4.90 1 G10 => G13 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_1_.CE NI_STR 3.43 8.33 4.90 1 G10 => B9 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_2_.CE NI_STR 3.43 8.33 4.90 1 G10 => E15 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_3_.CE NI_STR 3.43 8.33 4.90 1 G10 => E11 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_4_.CE NI_STR 3.43 8.33 4.90 1 G10 => N7 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_5_.CE NI_STR 3.43 8.33 4.90 1 G10 => I15 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_6_.CE NI_STR 3.43 8.33 4.90 1 G10 => B5 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_7_.CE NI_STR 3.43 8.33 4.90 1 G10 => I3 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_8_.CE NI_STR 3.43 8.33 4.90 1 G10 => C0 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data0neg_9_.CE NI_STR 3.43 8.33 4.90 1 G10 => I8 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_0_.CE NI_STR 3.43 8.33 4.90 1 G10 => G14 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_1_.CE NI_STR 3.43 8.33 4.90 1 G10 => B10 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_2_.CE NI_STR 3.43 8.33 4.90 1 G10 => E0 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_3_.CE NI_STR 3.43 8.33 4.90 1 G10 => E12 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_4_.CE NI_STR 3.43 8.33 4.90 1 G10 => N8 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_5_.CE NI_STR 3.43 8.33 4.90 1 G10 => I0 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_6_.CE NI_STR 3.43 8.33 4.90 1 G10 => B6 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_7_.CE NI_STR 3.43 8.33 4.90 1 G10 => I4 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_8_.CE NI_STR 3.43 8.33 4.90 1 G10 => C4 ni_nires__reg_gray_cntf_1_.C ni_nires__reg_data1neg_9_.CE NI_STR fMAX_2 = 1000.00 , "jTCK ", "jTCK "; Slack Req. Delay Level Location(From => To) Source Destination Destination_Clock ===== ==== ===== ===== ==================== ====== =========== ================= 993.05 1000.00 6.95 2 F13 => F6 j2c__bitcnt_0_.C j2c__reg_rstout_n_i.CE jTCK 996.80 1000.00 3.20 1 F13 => F13 j2c__bitcnt_0_.C j2c__bitcnt_0_.D jTCK 996.80 1000.00 3.20 1 F13 => F7 j2c__bitcnt_0_.C j2c__bitcnt_1_.D jTCK 996.80 1000.00 3.20 1 F13 => F1 j2c__bitcnt_0_.C j2c__bitcnt_2_.D jTCK 996.80 1000.00 3.20 1 F13 => F6 j2c__bitcnt_0_.C j2c__reg_rstout_n_i.D jTCK 996.85 1000.00 3.15 1 L15 => M1 j2c__reg_shreg_1_.C j2c__reg_shreg_0_.D jTCK 996.85 1000.00 3.15 1 L10 => L15 j2c__reg_shreg_2_.C j2c__reg_shreg_1_.D jTCK 996.85 1000.00 3.15 1 F5 => L10 j2c__reg_shreg_3_.C j2c__reg_shreg_2_.D jTCK 996.85 1000.00 3.15 1 O15 => F5 j2c__reg_shreg_4_.C j2c__reg_shreg_3_.D jTCK 996.85 1000.00 3.15 1 O0 => O15 j2c__reg_shreg_5_.C j2c__reg_shreg_4_.D jTCK 996.85 1000.00 3.15 1 A12 => F2 j2c__reg_shreg_7_.C j2c__reg_shreg_6_.D jTCK 996.90 1000.00 3.10 1 F2 => O0 j2c__reg_shreg_6_.C j2c__reg_shreg_5_.D jTCK