-- megafunction wizard: %RAM: 2-PORT% -- GENERATION: STANDARD -- VERSION: WM1.0 -- MODULE: altsyncram -- ============================================================ -- File Name: pasadac_ram.vhd -- Megafunction Name(s): -- altsyncram -- ============================================================ -- ************************************************************ -- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE! -- -- 4.0 Build 214 3/25/2004 SP 1 SJ Full Version -- ************************************************************ --Copyright (C) 1991-2004 Altera Corporation --Any megafunction design, and related netlist (encrypted or decrypted), --support information, device programming or simulation file, and any other --associated documentation or information provided by Altera or a partner --under Altera's Megafunction Partnership Program may be used only --to program PLD devices (but not masked PLD devices) from Altera. Any --other use of such megafunction design, netlist, support information, --device programming or simulation file, or any other related documentation --or information is prohibited for any other purpose, including, but not --limited to modification, reverse engineering, de-compiling, or use with --any other silicon devices, unless such use is explicitly licensed under --a separate agreement with Altera or a megafunction partner. Title to the --intellectual property, including patents, copyrights, trademarks, trade --secrets, or maskworks, embodied in any such megafunction design, netlist, --support information, device programming or simulation file, or any other --related documentation or information provided by Altera or a megafunction --partner, remains with Altera, the megafunction partner, or their respective --licensors. No other licenses, including any licenses needed under any third --party's intellectual property, are provided herein. LIBRARY ieee; USE ieee.std_logic_1164.all; LIBRARY altera_mf; USE altera_mf.altera_mf_components.all; ENTITY pasadac_ram IS PORT ( data_a : IN STD_LOGIC_VECTOR (23 DOWNTO 0); wren_a : IN STD_LOGIC := '1'; address_a : IN STD_LOGIC_VECTOR (4 DOWNTO 0); data_b : IN STD_LOGIC_VECTOR (23 DOWNTO 0); address_b : IN STD_LOGIC_VECTOR (4 DOWNTO 0); wren_b : IN STD_LOGIC := '1'; clock_a : IN STD_LOGIC ; clock_b : IN STD_LOGIC ; q_a : OUT STD_LOGIC_VECTOR (23 DOWNTO 0); q_b : OUT STD_LOGIC_VECTOR (23 DOWNTO 0) ); END pasadac_ram; ARCHITECTURE SYN OF pasadac_ram IS SIGNAL sub_wire0 : STD_LOGIC_VECTOR (23 DOWNTO 0); SIGNAL sub_wire1 : STD_LOGIC_VECTOR (23 DOWNTO 0); COMPONENT altsyncram GENERIC ( intended_device_family : STRING; operation_mode : STRING; width_a : NATURAL; widthad_a : NATURAL; numwords_a : NATURAL; width_b : NATURAL; widthad_b : NATURAL; numwords_b : NATURAL; lpm_type : STRING; width_byteena_a : NATURAL; width_byteena_b : NATURAL; outdata_reg_a : STRING; outdata_aclr_a : STRING; outdata_reg_b : STRING; indata_aclr_a : STRING; wrcontrol_aclr_a : STRING; address_aclr_a : STRING; indata_reg_b : STRING; address_reg_b : STRING; wrcontrol_wraddress_reg_b : STRING; indata_aclr_b : STRING; wrcontrol_aclr_b : STRING; address_aclr_b : STRING; outdata_aclr_b : STRING; ram_block_type : STRING ); PORT ( wren_a : IN STD_LOGIC ; clock0 : IN STD_LOGIC ; wren_b : IN STD_LOGIC ; clock1 : IN STD_LOGIC ; address_a : IN STD_LOGIC_VECTOR (4 DOWNTO 0); address_b : IN STD_LOGIC_VECTOR (4 DOWNTO 0); q_a : OUT STD_LOGIC_VECTOR (23 DOWNTO 0); q_b : OUT STD_LOGIC_VECTOR (23 DOWNTO 0); data_a : IN STD_LOGIC_VECTOR (23 DOWNTO 0); data_b : IN STD_LOGIC_VECTOR (23 DOWNTO 0) ); END COMPONENT; BEGIN q_a <= sub_wire0(23 DOWNTO 0); q_b <= sub_wire1(23 DOWNTO 0); altsyncram_component : altsyncram GENERIC MAP ( intended_device_family => "Cyclone", operation_mode => "BIDIR_DUAL_PORT", width_a => 24, widthad_a => 5, numwords_a => 32, width_b => 24, widthad_b => 5, numwords_b => 32, lpm_type => "altsyncram", width_byteena_a => 1, width_byteena_b => 1, outdata_reg_a => "CLOCK0", outdata_aclr_a => "NONE", outdata_reg_b => "UNREGISTERED", indata_aclr_a => "NONE", wrcontrol_aclr_a => "NONE", address_aclr_a => "NONE", indata_reg_b => "CLOCK1", address_reg_b => "CLOCK1", wrcontrol_wraddress_reg_b => "CLOCK1", indata_aclr_b => "NONE", wrcontrol_aclr_b => "NONE", address_aclr_b => "NONE", outdata_aclr_b => "NONE", ram_block_type => "AUTO" ) PORT MAP ( wren_a => wren_a, clock0 => clock_a, wren_b => wren_b, clock1 => clock_b, address_a => address_a, address_b => address_b, data_a => data_a, data_b => data_b, q_a => sub_wire0, q_b => sub_wire1 ); END SYN; -- ============================================================ -- CNX file retrieval info -- ============================================================ -- Retrieval info: PRIVATE: MEM_IN_BITS NUMERIC "0" -- Retrieval info: PRIVATE: OPERATION_MODE NUMERIC "3" -- Retrieval info: PRIVATE: UseDPRAM NUMERIC "1" -- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone" -- Retrieval info: PRIVATE: VarWidth NUMERIC "0" -- Retrieval info: PRIVATE: WIDTH_WRITE_A NUMERIC "24" -- Retrieval info: PRIVATE: WIDTH_WRITE_B NUMERIC "24" -- Retrieval info: PRIVATE: WIDTH_READ_A NUMERIC "24" -- Retrieval info: PRIVATE: WIDTH_READ_B NUMERIC "24" -- Retrieval info: PRIVATE: MEMSIZE NUMERIC "768" -- Retrieval info: PRIVATE: Clock NUMERIC "5" -- Retrieval info: PRIVATE: rden NUMERIC "0" -- Retrieval info: PRIVATE: BYTE_ENABLE_A NUMERIC "0" -- Retrieval info: PRIVATE: BYTE_ENABLE_B NUMERIC "0" -- Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8" -- Retrieval info: PRIVATE: Clock_A NUMERIC "0" -- Retrieval info: PRIVATE: Clock_B NUMERIC "0" -- Retrieval info: PRIVATE: REGdata NUMERIC "1" -- Retrieval info: PRIVATE: REGwraddress NUMERIC "1" -- Retrieval info: PRIVATE: REGwren NUMERIC "1" -- Retrieval info: PRIVATE: REGrdaddress NUMERIC "0" -- Retrieval info: PRIVATE: REGrren NUMERIC "0" -- Retrieval info: PRIVATE: REGq NUMERIC "1" -- Retrieval info: PRIVATE: INDATA_REG_B NUMERIC "1" -- Retrieval info: PRIVATE: WRADDR_REG_B NUMERIC "1" -- Retrieval info: PRIVATE: OUTDATA_REG_B NUMERIC "0" -- Retrieval info: PRIVATE: CLRdata NUMERIC "0" -- Retrieval info: PRIVATE: CLRwren NUMERIC "0" -- Retrieval info: PRIVATE: CLRwraddress NUMERIC "0" -- Retrieval info: PRIVATE: CLRrdaddress NUMERIC "0" -- Retrieval info: PRIVATE: CLRrren NUMERIC "0" -- Retrieval info: PRIVATE: CLRq NUMERIC "0" -- Retrieval info: PRIVATE: BYTEENA_ACLR_A NUMERIC "0" -- Retrieval info: PRIVATE: INDATA_ACLR_B NUMERIC "0" -- Retrieval info: PRIVATE: WRCTRL_ACLR_B NUMERIC "0" -- Retrieval info: PRIVATE: WRADDR_ACLR_B NUMERIC "0" -- Retrieval info: PRIVATE: OUTDATA_ACLR_B NUMERIC "0" -- Retrieval info: PRIVATE: BYTEENA_ACLR_B NUMERIC "0" -- Retrieval info: PRIVATE: enable NUMERIC "0" -- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0" -- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0" -- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_B NUMERIC "0" -- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_B NUMERIC "0" -- Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0" -- Retrieval info: PRIVATE: ADDRESSSTALL_B NUMERIC "0" -- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_MIXED_PORTS NUMERIC "2" -- Retrieval info: PRIVATE: BlankMemory NUMERIC "1" -- Retrieval info: PRIVATE: MIFfilename STRING "" -- Retrieval info: PRIVATE: UseLCs NUMERIC "0" -- Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0" -- Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0" -- Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A" -- Retrieval info: PRIVATE: MEGAFN_PORT_INFO_0 STRING "wren_a;wren_b;rden_b;data_a;data_b" -- Retrieval info: PRIVATE: MEGAFN_PORT_INFO_1 STRING "address_a;address_b;clock0;clock1;clocken0" -- Retrieval info: PRIVATE: MEGAFN_PORT_INFO_2 STRING "clocken1;aclr0;aclr1;byteena_a;byteena_b" -- Retrieval info: PRIVATE: MEGAFN_PORT_INFO_3 STRING "addressstall_a;addressstall_b;q_a;q_b" -- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone" -- Retrieval info: CONSTANT: OPERATION_MODE STRING "BIDIR_DUAL_PORT" -- Retrieval info: CONSTANT: WIDTH_A NUMERIC "24" -- Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "5" -- Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "32" -- Retrieval info: CONSTANT: WIDTH_B NUMERIC "24" -- Retrieval info: CONSTANT: WIDTHAD_B NUMERIC "5" -- Retrieval info: CONSTANT: NUMWORDS_B NUMERIC "32" -- Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram" -- Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1" -- Retrieval info: CONSTANT: WIDTH_BYTEENA_B NUMERIC "1" -- Retrieval info: CONSTANT: OUTDATA_REG_A STRING "CLOCK0" -- Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE" -- Retrieval info: CONSTANT: OUTDATA_REG_B STRING "UNREGISTERED" -- Retrieval info: CONSTANT: INDATA_ACLR_A STRING "NONE" -- Retrieval info: CONSTANT: WRCONTROL_ACLR_A STRING "NONE" -- Retrieval info: CONSTANT: ADDRESS_ACLR_A STRING "NONE" -- Retrieval info: CONSTANT: INDATA_REG_B STRING "CLOCK1" -- Retrieval info: CONSTANT: ADDRESS_REG_B STRING "CLOCK1" -- Retrieval info: CONSTANT: WRCONTROL_WRADDRESS_REG_B STRING "CLOCK1" -- Retrieval info: CONSTANT: INDATA_ACLR_B STRING "NONE" -- Retrieval info: CONSTANT: WRCONTROL_ACLR_B STRING "NONE" -- Retrieval info: CONSTANT: ADDRESS_ACLR_B STRING "NONE" -- Retrieval info: CONSTANT: OUTDATA_ACLR_B STRING "NONE" -- Retrieval info: CONSTANT: RAM_BLOCK_TYPE STRING "AUTO" -- Retrieval info: USED_PORT: data_a 0 0 24 0 INPUT NODEFVAL data_a[23..0] -- Retrieval info: USED_PORT: wren_a 0 0 0 0 INPUT VCC wren_a -- Retrieval info: USED_PORT: q_a 0 0 24 0 OUTPUT NODEFVAL q_a[23..0] -- Retrieval info: USED_PORT: q_b 0 0 24 0 OUTPUT NODEFVAL q_b[23..0] -- Retrieval info: USED_PORT: address_a 0 0 5 0 INPUT NODEFVAL address_a[4..0] -- Retrieval info: USED_PORT: data_b 0 0 24 0 INPUT NODEFVAL data_b[23..0] -- Retrieval info: USED_PORT: address_b 0 0 5 0 INPUT NODEFVAL address_b[4..0] -- Retrieval info: USED_PORT: wren_b 0 0 0 0 INPUT VCC wren_b -- Retrieval info: USED_PORT: clock_a 0 0 0 0 INPUT NODEFVAL clock_a -- Retrieval info: USED_PORT: clock_b 0 0 0 0 INPUT NODEFVAL clock_b -- Retrieval info: CONNECT: @data_a 0 0 24 0 data_a 0 0 24 0 -- Retrieval info: CONNECT: @wren_a 0 0 0 0 wren_a 0 0 0 0 -- Retrieval info: CONNECT: q_a 0 0 24 0 @q_a 0 0 24 0 -- Retrieval info: CONNECT: q_b 0 0 24 0 @q_b 0 0 24 0 -- Retrieval info: CONNECT: @address_a 0 0 5 0 address_a 0 0 5 0 -- Retrieval info: CONNECT: @data_b 0 0 24 0 data_b 0 0 24 0 -- Retrieval info: CONNECT: @address_b 0 0 5 0 address_b 0 0 5 0 -- Retrieval info: CONNECT: @wren_b 0 0 0 0 wren_b 0 0 0 0 -- Retrieval info: CONNECT: @clock0 0 0 0 0 clock_a 0 0 0 0 -- Retrieval info: CONNECT: @clock1 0 0 0 0 clock_b 0 0 0 0 -- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram.vhd TRUE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram.inc FALSE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram.cmp TRUE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram.bsf FALSE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram_inst.vhd FALSE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram_waveforms.html TRUE -- Retrieval info: GEN_FILE: TYPE_NORMAL pasadac_ram_wave*.jpg FALSE