# Copyright (C) 1991-2006 Altera Corporation # Your use of Altera Corporation's design tools, logic functions # and other software and tools, and its AMPP partner logic # functions, and any output files any of the foregoing # (including device programming or simulation files), and any # associated documentation or information are expressly subject # to the terms and conditions of the Altera Program License # Subscription Agreement, Altera MegaCore Function License # Agreement, or other applicable license agreement, including, # without limitation, that your use is for the sole purpose of # programming logic devices manufactured by Altera and sold by # Altera or its authorized distributors. Please refer to the # applicable agreement for further details. # The default values for assignments are stored in the file # topSCSN_assignment_defaults.qdf # If this file doesn't exist, and for assignments not listed, see file # assignment_defaults.qdf # Altera recommends that you do not modify this file. This # file is updated automatically by the Quartus II software # and any changes you make may be lost or overwritten. set_global_assignment -name FAMILY Cyclone set_global_assignment -name DEVICE EP1C6T144C6 set_global_assignment -name TOP_LEVEL_ENTITY topSCSN set_global_assignment -name ORIGINAL_QUARTUS_VERSION 6.0 set_global_assignment -name PROJECT_CREATION_TIME_DATE "12:46:06 AUGUST 05, 2006" set_global_assignment -name LAST_QUARTUS_VERSION 6.0 set_global_assignment -name EDA_DESIGN_ENTRY_SYNTHESIS_TOOL LeonardoSpectrum set_global_assignment -name EDA_LMF_FILE mentor.lmf -section_id eda_design_synthesis set_global_assignment -name FMAX_REQUIREMENT "175 MHz" -section_id clock set_instance_assignment -name CLOCK_SETTINGS clock -to clk